assignment for advance system

Cancelado Publicado Nov 27, 2013 Pagado a la entrega
Cancelado Pagado a la entrega

1. An electrical system is protected by a fault detector. If a fault occurs within the system, a fault signal activates an alarm buzzer. The green light that indicates fault-free operation is switched off by the fault signal and a red light is switched on. When the fault is acknowledged by the system controller, the alarm buzzer is turned off. After the fault has been cleared, the green light is switched on and the red light is switched off. A test signal is to be provided to check the operation of the fault detector. Develop an appropriate state diagram and systematically implement your asynchronous design. Show your work to design a race-free and hazard free asynchronous design. Sketch the design.

2. Use Quartus/ModelSim or Synopsys toolset to implement the design of Problem 1 in HDL. Report your HDL code and show resulting waveforms when simulating your circuit with a few test inputs.

Diseño digital Verilog / VHDL

Nº del proyecto: #5173856

Sobre el proyecto

5 propuestas Proyecto remoto Activo Dec 2, 2013

5 freelancers están ofertando un promedio de $23 por este trabajo

ahmedmohamed85

Dear sir, I finished the assignment as discussed and i am waiting you to give you the files i followed the pdf you provided for race-free and hazar free design waiting you Best Regards

$25 USD en 1 día
(53 comentarios)
6.3
kevinaw613

Inputs: fault_signal, ack_signal Outputs: alarm_buzzer, green_light, red_light According to the project description, the fault detector can have 3 states: 1. nonfault state: keep if fault_signal is false, transit Más

$35 USD en 1 día
(0 comentarios)
0.0
daksh112

A proposal has not yet been provided

$15 USD en 1 día
(0 comentarios)
0.0
srikanthg33

hie, i will try to deliver the state diagram as soon as possible ...................................

$25 USD en 3 días
(0 comentarios)
0.0